

# Hermetically Sealed, High Speed, High CMR, Logic Gate Optocouplers

## Technical Data

6N134\* 5962-98001 81028 HCPL-268K HCPL-563X HCPL-665X HCPL-663X 5962-90855 HCPL-565X HCPL-560X

\*See matrix for available extensions.

#### **Features**

- Dual Marked with Device Part Number and DSCC Drawing Number
- Manufactured and Tested on a MIL-PRF-38534 Certified Line
- QML-38534, Class H and K
- Five Hermetically Sealed Package Configurations
- Performance Guaranteed over -55°C to +125°C
- High Speed: 10 M Bit/s
- CMR: > 10,000 V/ $\mu$ s Typical
- 1500 Vdc Withstand Test Voltage
- 2500 Vdc Withstand Test Voltage for HCPL-565X
- High Radiation Immunity
- 6N137, HCPL-2601, HCPL-2630/-31 Function Compatibility
- Reliability Data
- TTL Circuit Compatibility

#### **Applications**

- Military and Space
- High Reliability Systems
- Transportation, Medical, and Life Critical Systems

- Line Receiver
- Voltage Level Shifting
- Isolated Input Line Receiver
- Isolated Output Line Driver
- Logic Ground Isolation
- Harsh Industrial Environments
- Isolation for Computer, Communication, and Test Equipment Systems

#### **Description**

These units are single, dual and quad channel, hermetically sealed optocouplers. The products are capable of operation and storage over the full military temperature range and can be purchased as either standard product or with full MIL-PRF-38534 Class Level H or K testing or from the appropriate DSCC Drawing. All devices are manufactured and tested on a MIL-PRF-38534 certified line and are included in the DSCC Qualified Manufacturers List QML-38534 for Hybrid Microcircuits. Quad channel devices are available by special order in the 16 pin DIP through hole packages.

#### **Truth Table**

(Positive Logic)

#### **Multichannel Devices**

| Input   | Output |
|---------|--------|
| On (H)  | L      |
| Off (L) | Н      |

#### **Single Channel DIP**

| Input   | Enable | Output |
|---------|--------|--------|
| On (H)  | Н      | L      |
| Off (L) | Н      | H      |
| On (H)  | L      | H      |
| Off (L) | L      | Н      |

#### **Functional Diagram**

Multiple Channel Devices Available



Each channel contains a GaAsP light emitting diode which is optically coupled to an integrated high speed photon detector. The output of the detector is an open collector Schottky clamped transistor. Internal shields provide a guaranteed common mode transient immunity specification of 1000 V/µs. For Isolation Voltage applications requiring up to 2500 Vdc, the HCPL-5650 family is also available. Package styles for these parts are 8 and 16 pin DIP through hole (case outlines P and

E respectively), and 16 pin surface mount DIP flat pack (case outline F), leadless ceramic chip carrier (case outline 2). Devices may be purchased with a variety of lead bend and plating options. See Selection Guide Table for details. Standard Microcircuit Drawing (SMD) parts are available for each package and lead style.

Because the same electrical die (emitters and detectors) are used for each channel of each device listed in this data sheet, absolute maximum ratings, recommended operating conditions, electrical specifications, and performance characteristics shown in the figures are identical for all parts. Occasional exceptions exist due to package variations and limitations, and are as noted. Additionally, the same package assembly processes and materials are used in all devices. These similarities give justification for the use of data obtained from one part to represent other parts' performance for reliability and certain limited radiation test results.

#### Selection Guide-Package Styles and Lead Configuration Options

| Package                  | 16 Pin DIP            | 8 Pin DIP    | 8 Pin DIP      | 8 Pin DIP      | 16 Pin Flat Pack | 20 Pad LCCC   |
|--------------------------|-----------------------|--------------|----------------|----------------|------------------|---------------|
| Lead Style               | Through Hole          | Through Hole | Through Hole   | Through Hole   | Unformed Leads   | Surface Mount |
| Channels                 | 2                     | 1            | 2              | 2              | 4                | 2             |
| Common Channel           | V <sub>CC</sub> , GND | None         | $V_{CC}$ , GND | $V_{CC}$ , GND | $V_{CC}$ , GND   | None          |
| Wiring                   |                       |              |                |                |                  |               |
| Withstand Test Voltage   | 1500 Vdc              | 1500 Vdc     | 1500 Vdc       | 2500 Vdc       | 1500 Vdc         | 1500 Vdc      |
| Agilent Part # & Options |                       |              |                |                |                  |               |
| Commercial               | 6N134*                | HCPL-5600    | HCPL-5630      | HCPL-5650      | HCPL-6650        | HCPL-6630     |
| MIL-PRF-38534, Class H   | 6N134/883B            | HCPL-5601    | HCPL-5631      | HCPL-5651      | HCPL-6651        | HCPL-6631     |
| MIL-PRF-38534, Class K   | HCPL-268K             | HCPL-560K    | HCPL-563K      |                | HCPL-665K        | HCPL-663K     |
| Standard Lead Finish     | Gold Plate            | Gold Plate   | Gold Plate     | Gold Plate     | Gold Plate       | Solder Pads   |
| Solder Dipped            | Option #200           | Option #200  | Option #200    | Option #200    |                  |               |
| Butt Cut/Gold Plate      | Option #100           | Option #100  | Option #100    |                |                  |               |
| Gull Wing/Soldered       | Option #300           | Option #300  | Option #300    |                |                  |               |
| Class H SMD Part #       |                       |              |                |                |                  |               |
| Prescript for all below  | None                  | 5962-        | None           | None           | None             | None          |
| Either Gold or Solder    | 8102801EX             | 9085501HPX   | 8102802PX      | 8102805PX      | 8102804FX        | 81028032X     |
| Gold Plate               | 8102801EC             | 9085501HPC   | 8102802PC      | 8102805PC      | 8102804FC        |               |
| Solder Dipped            | 8102801EA             | 9085501HPA   | 8102802PA      | 8102805PA      |                  | 81028032A     |
| Butt Cut/Gold Plate      | 8102801UC             | 9085501HYC   | 8102802YC      |                |                  |               |
| Butt Cut/Soldered        | 8102801UA             | 9085501HYA   | 8102802YA      |                |                  |               |
| Gull Wing/Soldered       | 8102801TA             | 9085501HXA   | 8102802ZA      |                |                  |               |
| Class K SMD Part #       |                       |              |                |                |                  |               |
| Prescript for all below  | 5962-                 | 5962-        | 5962-          |                | 5962-            | 5962-         |
| Either Gold or Solder    | 9800101KEX            | 9085501KPX   | 9800102KPX     |                | 9800104KFX       | 9800103K2X    |
| Gold Plate               | 9800101KEC            | 9085501KPC   | 9800102KPC     |                | 9800104KFC       |               |
| Solder Dipped            | 9800101KEA            | 9085501KPA   | 9800102KPA     |                |                  | 9800103K2A    |
| Butt Cut/Gold Plate      | 9800101KUC            | 9085501KYC   | 9800102KYC     |                |                  |               |
| Butt Cut/Soldered        | 9800101KUA            | 9085501KYA   | 9800102KYA     |                |                  |               |
| Gull Wing/Soldered       | 9800101KTA            | 9085501KXA   | 9800102KZA     |                |                  |               |

<sup>\*</sup>JEDEC registered part.

### **Functional Diagrams**

| 16 Pin DIP   | 8 Pin DIP                                                              | 8 Pin DIP            | 16 Pin Flat Pack                                               | 20 Pad LCCC                                                                                         |
|--------------|------------------------------------------------------------------------|----------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Through Hole | Through Hole                                                           | Through Hole         | Unformed Leads                                                 | Surface Mount                                                                                       |
| 2 Channels   | 1 Channel                                                              | 2 Channels           | 4 Channels                                                     | 2 Channels                                                                                          |
| 1            | 1 V <sub>CC</sub> 8  2 V <sub>E</sub> 7  3 V <sub>OUT</sub> 6  4 GND 5 | V <sub>CC</sub> 8  2 | 1 16 2 VCC 15 3 V01 14 4 V02 13 5 V03 12 6 V04 11 7 GND 10 8 9 | 15<br>VCC2<br>19<br>20<br>VO2<br>13<br>12<br>20<br>VCC1<br>13<br>12<br>20<br>VCC1<br>10<br>3<br>7 8 |

Note: All DIP and flat pack devices have common  $V_{CC}$  and ground. Single channel DIP has an enable pin 7. LCCC (leadless ceramic chip carrier) package has isolated channels with separate  $V_{CC}$  and ground connections. All diagrams are "top view."

## **Outline Drawings**

#### 16 Pin DIP Through Hole, 2 Channels



NOTE: DIMENSIONS IN MILLIMETERS (INCHES).

#### **Leaded Device Marking**

#### **Leadless Device Marking**



#### **Outline Drawings (continued)**

#### 8 Pin DIP Through Hole, 1 and 2 Channels



NOTE: DIMENSIONS IN MILLIMETERS (INCHES).

# 8 Pin DIP Through Hole, 2 Channels 2500 Vdc Withstand Test Voltage



NOTE: DIMENSIONS IN MILLIMETERS (INCHES).

#### 16 Pin Flat Pack, 4 Channels



NOTE: DIMENSIONS IN MILLIMETERS (INCHES).

# 20 Terminal LCCC Surface Mount, 2 Channels



NOTE: DIMENSIONS IN MILLIMETERS (INCHES). SOLDER THICKNESS 0.127 (0.005) MAX.

### **Hermetic Optocoupler Options**



### **Absolute Maximum Ratings**

| (No derating required up to $+125^{\circ}$ C)                     |                 |
|-------------------------------------------------------------------|-----------------|
| Storage Temperature Range, T <sub>S</sub> 65°C to +15             | 50°C            |
| Operating Temperature, $T_A$ 55°C to +12                          | 25°C            |
| Case Temperature, $T_C$ +17                                       |                 |
| Junction Temperature, $T_J$ +17                                   | 75°C            |
| Lead Solder Temperature                                           | $10 \mathrm{s}$ |
| Peak Forward Input Current, I <sub>F PK</sub> , (each channel,    |                 |
| $\leq 1 \text{ ms duration}) \dots 40$                            | mA              |
| Average Input Forward Current, I <sub>FAVG</sub> (each channel)20 | mA              |
| Input Power Dissipation (each channel)35                          | mW              |
| Reverse Input Voltage, V <sub>R</sub> (each channel)              | . 5 V           |
| Supply Voltage, V <sub>CC</sub> (1 minute maximum)                | . 7 V           |
| Output Current, I <sub>O</sub> (each channel)                     | mA              |
| Output Power Dissipation (each channel)40                         | mW              |
| Output Voltage, V <sub>0</sub> (each channel)                     | 7 V*            |
| Package Power Dissipation, P <sub>D</sub> (each channel)          | mW              |
| *Selection for higher output voltages up to 20 V is available.    |                 |
|                                                                   |                 |

# Single Channel Product Only

### 8 Pin Ceramic DIP Single Channel Schematic



Note enable pin 7. An external 0.01  $\mu F$  to 0.1  $\mu F$  bypass capacitor must be connected between  $V_{CC}$  and ground for each package type.

#### **ESD Classification**

#### **Recommended Operating Conditions**

| Parameter                                | Symbol            | Min. | Max. | Units |
|------------------------------------------|-------------------|------|------|-------|
| Input Current, Low Level, Each Channel   | $I_{\mathrm{FL}}$ | 0    | 250  | μA    |
| Input Current, High Level, Each Channel* | $I_{\mathrm{FH}}$ | 10   | 20   | mA    |
| Supply Voltage, Output                   | $V_{\rm CC}$      | 4.5  | 5.5  | V     |
| Fan Out (TTL Load) Each Channel          | N                 |      | 6    |       |

<sup>\*</sup>Meets or exceeds DSCC SMD and JEDEC requirements.

# Recommended Operating Conditions (cont'd.)

Single Channel Product Only<sup>[10]</sup>

| Parameter                 | Symbol            | Min. | Max.         | Units |
|---------------------------|-------------------|------|--------------|-------|
| High Level Enable Voltage | $V_{\mathrm{EH}}$ | 2.0  | $V_{\rm CC}$ | V     |
| Low Level Enable Voltage  | $ m V_{EL}$       | 0    | 0.8          | V     |

# **Electrical Characteristics** ( $T_A = -55$ °C to +125°C, unless otherwise specified)

|                                |                   |                              |                                                                                            | Group A <sup>[13]</sup> |      | Limits |      |            |      |             |
|--------------------------------|-------------------|------------------------------|--------------------------------------------------------------------------------------------|-------------------------|------|--------|------|------------|------|-------------|
| Parai                          | meter             | Symbol                       | Test Conditions                                                                            | Subgroups               | Min. | Тур.** | Max. | Units      | Fig. | Note        |
| High Lev                       |                   | I <sub>OH</sub> *            | $V_{CC} = 5.5 \text{ V}, V_{O} = 5.5 \text{ V},$                                           | 1, 2, 3                 |      | 20     | 250  | μΑ         | 1    | 1           |
| Output C                       |                   | T7 16                        | $I_{\rm F} = 250 \mu{\rm A}$                                                               | 1 0 0                   |      | 0.0    | 0.0  | <b>T</b> 7 | 0    | 1.0         |
| Low Lev<br>Output V            |                   | V <sub>OL</sub> *            | $V_{CC} = 5.5 \text{ V}, I_F = 10 \text{ mA}, \\ I_{OL} \text{ (Sinking)} = 10 \text{ mA}$ | 1, 2, 3                 |      | 0.3    | 0.6  | V          | 2    | 1,9         |
| Current '                      |                   | $h_{\mathrm{F}}\mathrm{CTR}$ | $V_0 = 0.6 \text{ V}, I_F = 10 \text{ mA},$<br>$V_{CC} = 5.5 \text{ V}$                    | 1, 2, 3                 | 100  |        |      | %          |      | 1           |
| Logic<br>High                  | Single<br>Channel | I <sub>CCH</sub> *           | $V_{CC} = 5.5 \text{ V}, I_F = 0 \text{ mA}$                                               | 1, 2, 3                 |      | 9      | 14   | mA         |      | 1           |
| Supply<br>Current              | Dual<br>Channel   |                              | $V_{CC} = 5.5 \text{ V},$<br>$I_{F1} = I_{F2} = 0 \text{ mA}$                              |                         |      | 18     | 28   | mA         |      | 6           |
|                                | Quad<br>Channel   |                              | $V_{CC} = 5.5 \text{ V}, I_{F1} = I_{F2} = I_{F3} = I_{F4} = 0 \text{ mA}$                 |                         |      | 25     | 42   | mA         |      |             |
| Logic<br>Low                   | Single<br>Channel | $I_{CCL}^*$                  | $V_{\rm CC} = 5.5 \text{ V},$<br>$I_{\rm F} = 20 \text{ mA}$                               | 1, 2, 3                 |      | 13     | 18   | mA         |      | 1           |
| Supply<br>Current              | Dual<br>Channel   |                              | $V_{CC} = 5.5 \text{ V},$<br>$I_{F1} = I_{F2} = 20 \text{ mA}$                             |                         |      | 26     | 36   | mA         |      | 6           |
|                                | Quad<br>Channel   |                              | $V_{CC} = 5.5 \text{ V}, I_{F1} = I_{F2} = I_{F3} = I_{F4} = 20 \text{ mA}$                |                         |      | 33     | 50   | mA         |      |             |
| Input Fo                       | orward            | $V_F^*$                      | $I_F = 20 \text{ mA}$                                                                      | 1, 2, 3                 |      | 1.5    | 1.9  | V          | 3    | 1, 15       |
| Voltage                        |                   |                              |                                                                                            | 1, 2                    |      | 1.55   | 1.75 | V          | 3    | 1, 16       |
|                                |                   |                              |                                                                                            | 3                       |      |        | 1.85 |            |      |             |
| Input Re<br>Breakdo<br>Voltage |                   | BV <sub>R</sub> *            | $I_R = 10 \mu A$                                                                           | 1, 2, 3                 | 5    |        |      | V          |      | 1           |
| Input-Ou<br>Leakage            | utput<br>Current  | I <sub>I-O</sub> *           | $RH = 45\%$ $V_{I-O} = 1500$ $Vdc$ $Vdc$                                                   | 1                       |      |        | 1.0  | μΑ         |      | 2, 8, 17    |
|                                |                   |                              | $t = 5 \text{ s}$ $V_{I-O} = 2500$ $Vdc$                                                   |                         |      |        | 1.0  | μΑ         |      | 18          |
| Capacita<br>Between<br>Output  |                   | $\mathrm{C}_{	ext{I-O}}$     | $f = 1 \text{ MHz}, T_C = 25^{\circ}C$                                                     | 4                       |      | 1.0    | 4.0  | pF         |      | 1, 3,<br>14 |

<sup>\*</sup>Identified test parameters for JEDEC registered parts. \*\*All typical values are at  $V_{\rm CC}=5$  V,  $T_{\rm A}=25^{\circ}\!\rm C.$ 

## **Electrical Characteristics, (Contd.)** $T_A = -55$ °C to +125 °C unless otherwise specified

|                                                                 |                      | Test Group A <sup>[13]</sup> Limits                                                                                                                                               |           |      |        |      |       |       |             |
|-----------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|--------|------|-------|-------|-------------|
| Parameter                                                       | Symbol               |                                                                                                                                                                                   | Subgroups | Min. | Typ.** | Max. | Units | Fig.  | Note        |
| Propagation Delay<br>Time to High                               | t <sub>PLH</sub> *   | $V_{\rm CC} = 5 \text{ V},$ $R_{\rm L} = 510 \Omega,$                                                                                                                             | 9         |      | 60     | 100  | ns    | 4, 5, | 1, 5        |
| Output Level                                                    |                      | $C_L = 50 \text{ pF},$                                                                                                                                                            | 10, 11    |      |        | 140  |       | 6     |             |
| Propagation Delay<br>Time to Low                                | $\mathrm{t_{PHL}}^*$ | $I_{\rm F} = 13 \text{ mA}$                                                                                                                                                       | 9         |      | 55     | 100  | ns    |       |             |
| Output Level                                                    |                      |                                                                                                                                                                                   | 10, 11    |      |        | 120  |       |       |             |
| Output Rise Time                                                | ${ m t_{LH}}$        | $R_L = 510 \Omega,$                                                                                                                                                               | 9, 10, 11 |      | 35     | 90   | ns    |       | 1           |
| Output Fall Time                                                | $t_{ m HL}$          | $C_L = 50 \text{ pF},$<br>$I_F = 13 \text{ mA}$                                                                                                                                   |           |      | 35     | 40   |       |       |             |
| Common Mode<br>Transient<br>Immunity at<br>High Output<br>Level | CM <sub>H</sub>      | $\begin{aligned} &V_{CM} = 50 \text{ V (PEAK)}, \\ &V_{CC} = 5 \text{ V}, \\ &V_{O} \text{ (min.)} = 2 \text{ V}, \\ &R_{L} = 510 \Omega, \\ &I_{F} = 0 \text{ mA} \end{aligned}$ | 9, 10, 11 | 1000 | >10000 |      | V/μs  | 7     | 1, 7,<br>14 |
| Common Mode<br>Transient<br>Immunity at<br>Low Output<br>Level  | $ \mathrm{CM_L} $    | $\begin{tabular}{ll} $V_{CM} = 50 \ V(PEAK),$ \\ $V_{CC} = 5 \ V,$ \\ $V_{O} \ (max.) = 0.8 \ V,$ \\ $R_L = 510 \ k\Omega,$ \\ $I_F = 10 \ mA$ \\ \end{tabular}$                  | 9, 10, 11 | 1000 | >10000 |      | V/µs  | 7     | 1, 7, 14    |

#### **Single Channel Product Only**

| Low Level<br>Enable Current  | $I_{\mathrm{EL}}$ | $V_{CC} = 5.5 \text{ V},$<br>$V_{E} = 0.5 \text{ V}$ | 1, 2, 3 |     | -1.45 | -2.0 | mA |    |
|------------------------------|-------------------|------------------------------------------------------|---------|-----|-------|------|----|----|
| High Level<br>Enable Voltage | $V_{\mathrm{EH}}$ |                                                      | 1, 2, 3 | 2.0 |       |      | V  | 10 |
| Low Level<br>Enable Voltage  | $V_{\mathrm{EL}}$ |                                                      | 1, 2, 3 |     |       | 0.8  | V  |    |

<sup>\*</sup>Identified test parameters for JEDEC registered part. \*\*All typical values are at  $V_{\rm CC}=5$  V,  $T_{\rm A}=25^{\circ}{\rm C}.$ 

# Typical Characteristics, $T_A = 25^{\circ}C$ , $V_{CC} = 5$ V

| Parameter                              | Sym.                           | Typ. | Units | Test Conditions                        | Fig. | Note |
|----------------------------------------|--------------------------------|------|-------|----------------------------------------|------|------|
| Input Capacitance                      | $C_{IN}$                       | 60   | pF    | $V_F = 0 \text{ V}, f = 1 \text{ MHz}$ |      | 1    |
| Input Diode Temperature<br>Coefficient | $rac{\Delta V_F}{\Delta T_A}$ | -1.5 | mV/°C | $I_F = 20 \text{ mA}$                  |      | 1    |
| Resistance (Input-Output)              | R <sub>I-O</sub>               | 1012 | Ω     | $V_{I-O} = 500 \text{ V}$              |      | 2    |

#### **Single Channel Product Only**

| Propagation Delay Time of        | $\mathrm{t_{ELH}}$ | 35 | ns | $R_{L} = 510 \Omega, C_{L} = 50 pF$          | 8, 9 | 1, 11 |
|----------------------------------|--------------------|----|----|----------------------------------------------|------|-------|
| Enable from $V_{EH}$ to $V_{EL}$ |                    |    |    | $I_F = 13 \text{ mA}, V_{EH} = 3 \text{ V},$ |      |       |
| Propagation Delay Time of        | $ m t_{EHL}$       | 35 | ns | $V_{\rm EL} = 0 \text{ V}$                   |      | 1, 12 |
| Enable from $V_{EL}$ to $V_{EH}$ |                    |    |    |                                              |      |       |

#### **Dual and Quad Channel Product Only**

| Input-Input<br>Leakage Current | I <sub>I-I</sub> | 0.5       | nA | Relative Humidity = $45\%$<br>V <sub>I-I</sub> = $500$ V, t = $5$ s | 4 |
|--------------------------------|------------------|-----------|----|---------------------------------------------------------------------|---|
| Resistance (Input-Input)       | $R_{\text{I-I}}$ | $10^{12}$ | Ω  | $V_{I-I} = 500 \text{ V}$                                           | 4 |
| Capacitance (Input-Input)      | $C_{\text{I-I}}$ | 0.55      | pF | f = 1  MHz                                                          | 4 |

#### Notes:

- 1. Each channel.
- All devices are considered two-terminal devices; I<sub>I-O</sub> is measured between all input leads or terminals shorted together and all output leads or terminals shorted together.
- 3. Measured between each input pair shorted together and all output connections for that channel shorted together.
- 4. Measured between adjacent input pairs shorted together for each multichannel device.
- $5.\ t_{PHL}$  propagation delay is measured from the 50% point on the leading edge of the input pulse to the  $1.5\ V$  point on the leading edge of the output pulse. The  $t_{PLH}$  propagation delay is measured from the 50% point on the trailing edge of the input pulse to the  $1.5\ V$  point on the trailing edge of the output pulse.
- 6. The HCPL-6630, HCPL-6631, and HCPL-663K dual channel parts function as two independent single channel units. Use the single channel parameter limits for each channel.
- 7.  $CM_L$  is the maximum rate of rise of the common mode voltage that can be sustained with the output voltage in the logic low state  $(V_O < 0.8 \text{ V})$ .  $CM_H$  is the maximum rate of fall of the common mode voltage that can be sustained with the output voltage in the logic high state  $(V_O > 2.0 \text{ V})$ .
- 8. This is a momentary withstand test, not an operating condition.
- 9. It is essential that a bypass capacitor (0.01 to 0.1  $\mu$ F, ceramic) be connected from  $V_{CC}$  to ground. Total lead length between both ends of this external capacitor and the isolator connections should not exceed 20 mm.
- 10. No external pull up is required for a high logic state on the enable input.
- 11. The  $t_{ELH}$  enable propagation delay is measured from the 1.5 V point on the trailing edge of the enable input pulse to the 1.5 V point on the trailing edge of the output pulse.
- 12. The  $t_{EHL}$  enable propagation delay is measured from the 1.5 V point on the leading edge of the enable input pulse to the 1.5 V point on the leading edge of the output pulse.
- 13. Standard parts receive 100% testing at  $25^{\circ}$ C (Subgroups 1 and 9). SMD and 883B parts receive 100% testing at 25, 125, and  $-55^{\circ}$ C (Subgroups 1 and 9, 2 and 10, 3 and 11, respectively).
- 14. Parameters are tested as part of device initial characterization and after design and process changes. Parameters are guaranteed to limits specified for all lots not specifically tested.
- 15. Not required for 6N134, 6N134/883B, 8102801, HCPL-268K and 5962-9800101 types.
- 16. Required for 6N134, 6N134/883B, 8102801, HCPL-268K and 5962-9800101 types.
- 17. Not required for HCPL-5650, HCPL-5651 and 8102805 types.
- 18. Required for HCPL-5650, HCPL-5651 and 8102805 types only.







Figure 1. High Level Output Current vs. Temperature.

Figure 2. Input-Output Characteristics.

Figure 3. Input Diode Forward Characteristic.



\* C<sub>L</sub>INCLUDES PROBE AND STRAY WIRING CAPACITANCE.



Figure 4. Test Circuit for tphL and tplh.\*



Figure 6. Propagation Delay vs. Temperature.



Figure 5. Propagation Delay,  $t_{PHL}$  and  $t_{PLH}$  vs. Pulse Input Current,  $I_{FH}$ .





Figure 7. Test Circuit for Common Mode Transient Immunity and Typical Waveforms.



Figure 8. Test Circuit for  $t_{EHL}$  and  $t_{ELH}$ .



Figure 10. Operating Circuit for Burn-In and Steady State Life Tests.



Figure 9. Enable Propagation Delay vs. Temperature.

<sup>\*</sup> ALL CHANNELS TESTED SIMULTANEOUSLY.